

## PDS0101 Introduction to Digital Systems

# **Tutorial 3 SAMPLE SOLUTIONS**

#### **Tutorial outcomes**

By the end of today's tutorial, you should be able to

- describe the operations of basic logic gates AND, OR, NOT, XOR, NAND
- recognize the different logic symbols of each gate
- construct timing diagrams for input and output signals for various logic gates

#### **Theory based questions**

Draw the logic symbol and construct the truth tables and timing diagrams for the following gates showing all possible input combinations

1. 1-input inverter



#### 2. 4-input (quad-input) AND gate

| _ |   |     |     |   |         |                                                      |
|---|---|-----|-----|---|---------|------------------------------------------------------|
|   |   | Inj | out |   | Output  |                                                      |
|   | Α | В   | C   | D | Y= ABCD | Α                                                    |
|   | 0 | 0   | 0   | 0 | 0       |                                                      |
|   | 0 | 0   | 0   | 1 | 0       | В                                                    |
|   | 0 | 0   | 1   | 0 | 0       | Y                                                    |
|   | 0 | 0   | 1   | 1 | 0       | C                                                    |
|   | 0 | 1   | 0   | 0 | 0       | D                                                    |
|   | 0 | 1   | 0   | 1 | 0       |                                                      |
|   | 0 | 1   | 1   | 0 | 0       | A 0 0 0 0 0 0 0 0 <del>1 1 1 1 1 1 1 1</del>         |
|   | 0 | 1   | 1   | 1 | 0       |                                                      |
|   | 1 | 0   | 0   | 0 | 0       |                                                      |
|   | 1 | 0   | 0   | 1 | 0       | B 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1                    |
|   | 1 | 0   | 1   | 0 | 0       |                                                      |
|   | 1 | 0   | 1   | 1 | 0       |                                                      |
|   | 1 | 1   | 0   | 0 | 0       | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |
|   | 1 | 1   | 0   | 1 | 0       |                                                      |
|   | 1 | 1   | 1   | 0 | 0       |                                                      |
|   | 1 | l   | l   | l | 1       | D 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1                    |
|   |   |     |     |   |         |                                                      |
| • |   |     |     |   |         | Y 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1                    |
|   |   |     |     |   |         |                                                      |

# 3. 4-input OR gate

|   | In | out |   | Output  |   |                                                                                   |
|---|----|-----|---|---------|---|-----------------------------------------------------------------------------------|
| Α | В  | С   | D | X=      |   | A                                                                                 |
|   |    |     |   | A+B+C+D |   | $A \longrightarrow$                                                               |
| 0 | 0  | 0   | 0 | 0       |   | $B \longrightarrow$                                                               |
| 0 | 0  | 0   | 1 | 1       |   | $\tilde{c} \longrightarrow X$                                                     |
| 0 | 0  | 1   | 0 | 1       |   | Ď –                                                                               |
| 0 | 0  | 1   | 1 | 1       |   | $\nu$ —                                                                           |
| 0 | 1  | 0   | 0 | 1       |   |                                                                                   |
| 0 | 1  | 0   | 1 | 1       | A | $0  0  0  0  0  0  0  0  \overline{1  1  1  1  1  1  1}$                          |
| 0 | 1  | 1   | 0 | 1       | A |                                                                                   |
| 0 | 1  | 1   | 1 | 1       |   |                                                                                   |
| 1 | 0  | 0   | 0 | 1       | В | 0 0 0 0 1 1 1 1 1 0 0 0 0 1 1 1 1 1                                               |
| 1 | 0  | 0   | 1 | 1       |   |                                                                                   |
| 1 | 0  | 1   | 0 | 1       |   |                                                                                   |
| 1 | 0  | 1   | 1 | 1       | C |                                                                                   |
| 1 | 1  | 0   | 0 | 1       | C | 0 0 1 1 0 0 1 1 0 0 1 1                                                           |
| 1 | 1  | 0   | 1 | 1       |   |                                                                                   |
| 1 | 1  | 1   | 0 | 1       | D | $0 \ \ 1 \ \ 0 \ \ 1 \ \ 0 \ \ 1 \ \ 0 \ \ 1 \ \ 0 \ \ 1 \ \ 0 \ \ 1 \ \ 0 \ \ 1$ |
| 1 | 1  | 1   | 1 | 1       |   |                                                                                   |
|   |    |     |   |         | X | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                     |

## 4. 4-input NAND gate

|   | Inj | put |   | Output                                 | Α                                      |
|---|-----|-----|---|----------------------------------------|----------------------------------------|
| A | В   | С   | D | $Z= (ABCD)$ ' or $Z = \overline{ABCD}$ | В — z                                  |
| 0 | 0   | 0   | 0 | 1                                      |                                        |
| 0 | 0   | 0   | 1 | 1                                      | c                                      |
| 0 | 0   | 1   | 0 | 1                                      | D —                                    |
| 0 | 0   | 1   | 1 | 1                                      |                                        |
| 0 | 1   | 0   | 0 | 1                                      | A 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1        |
| 0 | 1   | 0   | 1 | 1                                      |                                        |
| 0 | 1   | 1   | 0 | 1                                      | B 0 0 0 0 1 1 1 1 <b>0</b> 0 0 0 1 1 1 |
| 0 | 1   | 1   | 1 | 1                                      |                                        |
| 1 | 0   | 0   | 0 | 1                                      |                                        |
| 1 | 0   | 0   | 1 | 1                                      | C 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1        |
| 1 | 0   | 1   | 0 | 1                                      |                                        |
| 1 | 0   | 1   | 1 | 1                                      | D 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1      |
| 1 | 1   | 0   | 0 | 1                                      |                                        |
| 1 | 1   | 0   | 1 | 1                                      | Z 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1    |
| 1 | 1   | 1   | 0 | 1                                      |                                        |
| 1 | 1   | 1   | 1 | 0                                      |                                        |

5. 4-input NOR gate

|   | Input Output |   |   |         |                                | A                                 |
|---|--------------|---|---|---------|--------------------------------|-----------------------------------|
| A | В            | C | D | X=      | $W = \overline{A + B + C + D}$ | <b>^</b>                          |
|   |              |   |   | A+B+C+D | Or W = $\bar{X}$               | В 🔀 🛶                             |
| 0 | 0            | 0 | 0 | 0       | 1                              | c — w                             |
| 0 | 0            | 0 | 1 | 1       | 0                              |                                   |
| 0 | 0            | 1 | 0 | 1       | 0                              | D —                               |
| 0 | 0            | 1 | 1 | 1       | 0                              |                                   |
| 0 | 1            | 0 | 0 | 1       | 0                              | A 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1   |
| 0 | 1            | 0 | 1 | 1       | 0                              |                                   |
| 0 | 1            | 1 | 0 | 1       | 0                              | B 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 |
| 0 | 1            | 1 | 1 | 1       | 0                              |                                   |
| 1 | 0            | 0 | 0 | 1       | 0                              |                                   |
| 1 | 0            | 0 | 1 | 1       | 0                              | C 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 |
| 1 | 0            | 1 | 0 | 1       | 0                              |                                   |
| 1 | 0            | 1 | 1 | 1       | 0                              | D 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 |
| 1 | 1            | 0 | 0 | 1       | 0                              |                                   |
| 1 | 1            | 0 | 1 | 1       | 0                              | W 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 1 | 1            | 1 | 0 | 1       | 0                              |                                   |
| 1 | 1            | 1 | 1 | 1       | 0                              |                                   |
|   |              |   |   |         |                                |                                   |
|   |              |   |   |         |                                |                                   |
|   |              |   |   |         |                                |                                   |

6. 3-input (tri-input) XOR gate

|   | Input |   | Output                    |
|---|-------|---|---------------------------|
| Α | В     | C | $W = A \oplus B \oplus C$ |
| 0 | 0     | 0 | 0                         |
| 0 | 0     | 1 | 1                         |
| 0 | 1     | 0 | 1                         |
| 0 | 1     | 1 | 0                         |
| 1 | 0     | 0 | 1                         |
| 1 | 0     | 1 | 0                         |
| 1 | 1     | 0 | 0                         |
| 1 | 1     | 1 | 1                         |



A 0 0 0 0 1 1 1 1

B 0 0 1 1 0 0 1 1

C 0 1 0 1 0 1 0 1

W 0 1 1 0 1 0 0 1

7. 3-input XNOR gate

| I | nput |   | O                | utput                                |
|---|------|---|------------------|--------------------------------------|
| Α | В    | C | $W = A \oplus B$ | $Z = \overline{W}$ or                |
|   |      |   | $\oplus$ C       | $Z = \overline{A \oplus B \oplus C}$ |
| 0 | 0    | 0 | 0                | 1                                    |
| 0 | 0    | 1 | 1                | 0                                    |
| 0 | 1    | 0 | 1                | 0                                    |
| 0 | 1    | 1 | 0                | 1                                    |
| 1 | 0    | 0 | 1                | 0                                    |
| 1 | 0    | 1 | 0                | 1                                    |
| 1 | 1    | 0 | 0                | 1                                    |
| 1 | 1    | 1 | 1                | 0                                    |



A 0 0 0 0 1 1 1 1

B 0 0 1 1 0 0 1 1

C 0 1 0 1 0 1 0 1

W 0 1 1 0 1 0 0 1

Z 1 0 0 1 0 1 1

8. 4-input XOR gate

|   | Y   |     |   |                                    |  |  |  |  |  |  |
|---|-----|-----|---|------------------------------------|--|--|--|--|--|--|
|   | Inj | put |   | Output                             |  |  |  |  |  |  |
| Α | В   | C   | D | $W = A \oplus B \oplus C \oplus D$ |  |  |  |  |  |  |
|   |     |     |   |                                    |  |  |  |  |  |  |
| 0 | 0   | 0   | 0 | 0                                  |  |  |  |  |  |  |
| 0 | 0   | 0   | 1 | 1                                  |  |  |  |  |  |  |
| 0 | 0   | 1   | 0 | 1                                  |  |  |  |  |  |  |
| 0 | 0   | 1   | 1 | 0                                  |  |  |  |  |  |  |
| 0 | 1   | 0   | 0 | 1                                  |  |  |  |  |  |  |
| 0 | 1   | 0   | 1 | 0                                  |  |  |  |  |  |  |
| 0 | 1   | 1   | 0 | 0                                  |  |  |  |  |  |  |
| 0 | 1   | 1   | 1 | 1                                  |  |  |  |  |  |  |
| 1 | 0   | 0   | 0 | 1                                  |  |  |  |  |  |  |
| 1 | 0   | 0   | 1 | 0                                  |  |  |  |  |  |  |
| 1 | 0   | 1   | 0 | 0                                  |  |  |  |  |  |  |
| 1 | 0   | 1   | 1 | 1                                  |  |  |  |  |  |  |
| 1 | 1   | 0   | 0 | 0                                  |  |  |  |  |  |  |
| 1 | 1   | 0   | 1 | 1                                  |  |  |  |  |  |  |
| 1 | 1   | 1   | 0 | 1                                  |  |  |  |  |  |  |
| 1 | 1   | 1   | 1 | 0                                  |  |  |  |  |  |  |
|   |     |     |   |                                    |  |  |  |  |  |  |



C 0 0 1 1 0 0 1 1 0 0 1 1

D 0 1 0 1 0 1 0 1 0 1 0 1 0 1

 $W \quad 0 \quad \boxed{1 \quad 1} \quad 0 \quad \boxed{1} \quad 0 \quad 0 \quad \boxed{1 \quad 1} \quad 0 \quad 0 \quad \boxed{1} \quad \boxed{1} \quad 0 \quad \boxed{1} \quad \boxed{0}$ 

9. 4-input XNOR gate

|   | In | put |   |                                    | Output                                        |
|---|----|-----|---|------------------------------------|-----------------------------------------------|
| A | В  | С   | D | $W = A \oplus B \oplus C \oplus D$ | $Z = \overline{A \oplus B \oplus C \oplus D}$ |
| 0 | 0  | 0   | 0 | 0                                  | 1                                             |
| 0 | 0  | 0   | 1 | 1                                  | 0                                             |
| 0 | 0  | 1   | 0 | 1                                  | 0                                             |
| 0 | 0  | 1   | 1 | 0                                  | 1                                             |
| 0 | 1  | 0   | 0 | 1                                  | 0                                             |
| 0 | 1  | 0   | 1 | 0                                  | 1                                             |
| 0 | 1  | 1   | 0 | 0                                  | 1                                             |
| 0 | 1  | 1   | 1 | 1                                  | 0                                             |
| 1 | 0  | 0   | 0 | 1                                  | 0                                             |
| 1 | 0  | 0   | 1 | 0                                  | 1                                             |
| 1 | 0  | 1   | 0 | 0                                  | 1                                             |
| 1 | 0  | 1   | 1 | 1                                  | 0                                             |
| 1 | 1  | 0   | 0 | 0                                  | 1                                             |
| 1 | 1  | 0   | 1 | 1                                  | 0                                             |
| 1 | 1  | 1   | 0 | 1                                  | 0                                             |
| 1 | 1  | 1   | 1 | 0                                  | 1                                             |



10. 3-input negative-AND gate

|   | Input |   | Output     |
|---|-------|---|------------|
| Α | В     | C | W = A'B'C' |
| 0 | 0     | 0 | 1          |
| 0 | 0     | 1 | 0          |
| 0 | 1     | 0 | 0          |
| 0 | 1     | 1 | 0          |
| 1 | 0     | 0 | 0          |
| 1 | 0     | 1 | 0          |
| 1 | 1     | 0 | 0          |
| 1 | 1     | 1 | 0          |



11. 3-input negative-OR gate

|   | Input |   | Output     |                   |
|---|-------|---|------------|-------------------|
| Α | В     | С | W=A'+B'+C' | A                 |
| 0 | 0     | 0 | 1          | $-\alpha$         |
| 0 | 0     | 1 | 1          | B—Q → VV          |
| 0 | 1     | 0 | 1          | c                 |
| 0 | 1     | 1 | 1          |                   |
| 1 | 0     | 0 | 1          |                   |
| 1 | 0     | 1 | 1          |                   |
| 1 | 1     | 0 | 1          | A 0 0 0 0 1 1 1 1 |
| 1 | 1     | 1 | 0          |                   |
|   |       |   |            | B 0 0 1 1 0 0 1 1 |
|   |       |   |            | C 0 1 0 1 0 1     |
|   |       |   |            | W 1 1 1 1 1 1 0   |

### Applied knowledge questions

1. A series of *cascaded* inverters is shown in the figure below. Determine the logic level outputs at B, C, D, E and F if the  $V_{\rm in}$  signal at A is given as shown.



2. Determine the individual outputs of X to the tri-input gates below based on the timing diagrams shown for inputs A, B and C



3. Determine the individual outputs of X to the quad-input gates below based on the timing diagrams shown for inputs A, B, C and D



4. Complete the timing diagram for the two gates below based on the inputs A and B shown. What conclusions can you derive from the output of the gates?



| A | В | $\overline{A}$ | $\overline{B}$ | $\overline{AB}$ | $\overline{A} + \overline{B}$ |
|---|---|----------------|----------------|-----------------|-------------------------------|
| 0 | 0 | 1              | 1              | 1               | 1                             |
| 0 | 1 | 1              | 0              | 1               | 1                             |
| 1 | 0 | 0              | 1              | 1               | 1                             |
| 1 | 1 | 0              | 0              | 0               | 0                             |
|   |   |                |                |                 |                               |



Both gates are equivalent to each other →demorgan's theorem

5. The headlights of a car only turn on (light up) when the car's ignition is turned ON with the key and the headlight switch is turned ON. Assuming that the headlight requires a LOW signal to turn it ON, what gate would be suitable to fit in the blank below to complete the circuit? Explain your answer.



Both inputs need to be high (ON) to activate its output, however the headlight is activated upon a LOW signal, thus necessitating a inverse of the output. Hence the NAND gate is used. (optional negative-OR)